25 - Basic Gates using Verilog
25 - and-gate.zip
25 - run.zip
25 - testbench.zip
26 - HA and FA using basic gates Verilog
26 - fa.zip
26 - ha.zip
26 - run.zip
26 - testbench.zip
27 - Modelling Styles
27 - design.zip
27 - run.zip
27 - testbench.zip
28 - Vectored Mux using Verilog
28 - mux.zip
28 - run.zip
28 - testbench.zip
29 - 42 priority encoder using Verilog
29 - encoder.zip
29 - mux.zip
29 - run.zip
29 - testbench.zip
30 - 83 Priority encoder using verilog Solution
30 - encoder.zip
30 - mux.zip
30 - run.zip
30 - testbench.zip
31 - Vectored comparator using verilog Using waveforms
31 - comp.zip
31 - run.zip
31 - testbench.zip
31 - wave.zip
32 - MinMax using verilog
32 - mm.zip
32 - run.zip
32 - testbench.zip
33 - MinMidMax Solution
33 - mm.zip
33 - mmm.zip
33 - run.zip
33 - testbench.zip
34 - Vectored Adder with small checker logic
34 - adder.zip
34 - run.zip
34 - testbench.zip
35 - Next seconds using verilog
35 - design.zip
35 - run.zip
35 - testbench.zip